Electro-thermal assessment of heterojunction tunnel-FET for low-power digital circuits Online publication date: Fri, 19-Apr-2019
by T.P. Dash; Sanghamitra Das; S. Dey; C.K. Maiti
International Journal of Nanoparticles (IJNP), Vol. 11, No. 2, 2019
Abstract: To overcome the fundamental limitations of conventional MOSFETs, tunnel field effect transistors (TFETs) with strained-SiGe channel (via heterogeneous integration) may be used and is demonstrated using TCAD simulations. We mainly focus on the design and implementation of silicon-germanium (SiGe)-based tunnel field effect transistor, aiming to reduce the device operation voltage down to below 0.5 V. Physics-based electro-thermal simulations are performed for evaluating the self-heating (temperature rise) in the devices. We present the results of the electro-thermal analysis supported by effective 2D and 3D device simulations. Performance improvement in drain current as high as 200% has been achieved.
Existing subscribers:
Go to Inderscience Online Journals to access the Full Text of this article.
If you are not a subscriber and you just want to read the full contents of this article, buy online access here.Complimentary Subscribers, Editors or Members of the Editorial Board of the International Journal of Nanoparticles (IJNP):
Login with your Inderscience username and password:
Want to subscribe?
A subscription gives you complete access to all articles in the current issue, as well as to all articles in the previous three years (where applicable). See our Orders page to subscribe.
If you still need assistance, please email subs@inderscience.com